|    | 31                | 26 | 25 21     | 20 10 | 6 | 15 | 11 | 10    | 6 | 5 |               | 0      |
|----|-------------------|----|-----------|-------|---|----|----|-------|---|---|---------------|--------|
|    | SPECIAL<br>000000 |    | rs        | rt    |   | rd |    | 00000 | 0 |   | ADD<br>100000 |        |
| L. | 6                 |    | 5         | 5     |   | 5  |    | 5     |   |   | 6             |        |
|    | Format: AD        | Dr | d, rs, rt |       |   |    |    |       |   |   |               | MIPS32 |

#### Purpose: Add Word

To add 32-bit integers. If an overflow occurs, then trap.

**Description:** GPR [rd] ← GPR [rs] + GPR [rt]

The 32-bit word value in GPR rt is added to the 32-bit value in GPR rs to produce a 32-bit result.

- If the addition results in 32-bit 2's complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is placed into GPR rd.

#### **Restrictions:**

None

## **Operation:**

```
temp ← (GPR[rs]<sub>31</sub>||GPR[rs]<sub>31..0</sub>) + (GPR[rt]<sub>31</sub>||GPR[rt]<sub>31..0</sub>)
if temp<sub>32</sub> ≠ temp<sub>31</sub> then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← temp
endif
```

## **Exceptions:**

Integer Overflow

### **Programming Notes:**

ADDU performs the same arithmetic operation but does not trap on overflow.

| 31             | 26                               | 25                                    | 21             | 20 1 | 6 15 | 11 | 10 6             | 5                    | 0                             |
|----------------|----------------------------------|---------------------------------------|----------------|------|------|----|------------------|----------------------|-------------------------------|
| COP1<br>010001 |                                  | fmt                                   |                | ft   | fs   |    | fd               | ADD<br>000000        |                               |
| 6              |                                  | 5                                     |                | 5    | 5    |    | 5                | 6                    |                               |
| Format:        | ADD.f<br>ADD.S<br>ADD.D<br>ADD.P | mt<br>fd, fs,<br>fd, fs,<br>S fd, fs, | ft<br>ft<br>ft |      |      | Μ  | IIPS64,MIPS32 Re | elease 2, removed in | MIPS32<br>MIPS32<br>Release 6 |

Purpose: Floating Point Add

To add floating point values.

**Description:** FPR[fd] ← FPR[fs] + FPR[ft]

The value in FPR *ft* is added to the value in FPR *fs*. The result is calculated to infinite precision, rounded by using to the current rounding mode in *FCSR*, and placed into FPR *fd*. The operands and result are values in format *fmt*.

ADD.PS adds the upper and lower halves of FPR fs and FPR ft independently, and ORs together any generated exceptions.

The Cause bits are ORed into the Flag bits if no exception is taken.

### **Restrictions:**

The fields *fs*, *ft*, and *fd* must specify FPRs valid for operands of type *fmt*. If the fields are not valid, the result is **UNPREDICTABLE**.

The operands must be values in format *fint*. If the fields are not, the result is **UNPREDICTABLE** and the value of the operand FPRs becomes **UNPREDICTABLE**.

The result of ADD.PS is **UNPREDICTABLE** if the processor is executing in the FR=0 32-bit FPU register model. ADD.PS is predictable if executing on a 64-bit FPU in the FR=1 mode, but not with FR=0, and not on a 32-bit FPU.

# Availability and Compatibility:

ADD.PS has been removed in Release 6.

# **Operation:**

StoreFPR (fd, fmt, ValueFPR(fs, fmt) +<sub>fmt</sub> ValueFPR(ft, fmt))

### **Exceptions:**

Coprocessor Unusable, Reserved Instruction

# **Floating Point Exceptions:**

Unimplemented Operation, Invalid Operation, Inexact, Overflow, Underflow

| 31             | 26 25 | 21 20 | ) 16 | 15 0      |
|----------------|-------|-------|------|-----------|
| ADDI<br>001000 | rs    |       | rt   | immediate |
| 6              | 5     |       | 5    | 16        |

Format: ADDI rt, rs, immediate

MIPS32, removed in Release 6

### Purpose: Add Immediate Word

To add a constant to a 32-bit integer. If overflow occurs, then trap.

**Description:** GPR[rt] ← GPR[rs] + immediate

The 16-bit signed immediate is added to the 32-bit value in GPR rs to produce a 32-bit result.

- If the addition results in 32-bit 2's complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is placed into GPR rt.

### **Restrictions:**

#### Availability and Compatibility:

This instruction has been removed in Release 6. The encoding has been reused for other instructions introduced by Release 6.

#### **Operation:**

```
temp ← (GPR[rs]<sub>31</sub>||GPR[rs]<sub>31..0</sub>) + sign_extend(immediate)
if temp<sub>32</sub> ≠ temp<sub>31</sub> then
    SignalException(IntegerOverflow)
else
    GPR[rt] ← temp
endif
```

# **Exceptions:**

Integer Overflow

### **Programming Notes:**

ADDIU performs the same arithmetic operation but does not trap on overflow.

| 31 |                 | 26  | 25       | 21   | 20    | 16 | 15        | 0      |
|----|-----------------|-----|----------|------|-------|----|-----------|--------|
|    | ADDIU<br>001001 |     | rs       |      | rt    |    | immediate |        |
|    | 6               | 1   | 5        |      | 5     |    | 16        |        |
|    | Format: A       | DDI | U rt, rs | imme | diate |    |           | MIPS32 |

Format: ADDIU rt, rs, immediate

Purpose: Add Immediate Unsigned Word

To add a constant to a 32-bit integer.

Description: GPR[rt] ← GPR[rs] + immediate

The 16-bit signed immediate is added to the 32-bit value in GPR rs and the 32-bit arithmetic result is placed into GPR rt.

No Integer Overflow exception occurs under any circumstances.

#### **Restrictions:**

None

#### **Operation:**

temp GPR[rs] + sign extend(immediate) GPR[rt] ← temp

### **Exceptions:**

None

### **Programming Notes:**

The term "unsigned" in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. This instruction is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.